blob: 28fe34b31952ee03dc969e8be420c4097217209d (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
|
#include "arch.h"
#include <avr/io.h>
#include <avr/interrupt.h>
void Arch::setup(void)
{
#ifdef TIMER_CYCLES
TCCR0A = 0;
TCCR0B = _BV(CS00);
#endif
#if defined(WITH_LOOP) || defined(TIMER_S)
TCCR1A = 0;
TCCR1B = _BV(WGM12) | _BV(CS12) | _BV(CS10); // /1024
OCR1A = 15625;
TIMSK1 = _BV(OCIE1A);
#endif
#ifdef TIMER_US
// 16MHz/8 -> 2MHz timer
TCCR2A = 0;
TCCR2B = _BV(CS21);
#endif
sei();
}
#if defined(WITH_LOOP) || defined(TIMER_S)
#include "driver/uptime.h"
extern void loop();
#endif
void Arch::idle_loop(void)
{
while (1) {
SMCR = _BV(SE);
asm("sleep");
SMCR = 0;
asm("wdr");
#ifdef WITH_LOOP
loop();
#endif
#ifdef TIMER_S
uptime.tick_s();
#endif
}
}
Arch arch;
#if defined(WITH_LOOP) || defined(TIMER_S)
ISR(TIMER1_COMPA_vect)
{
}
#endif
|