blob: bef218ca0904d3dfd9049ff4d7b6f14a422802b0 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
|
/*
* Copyright 2020 Daniel Friesel
*
* SPDX-License-Identifier: BSD-2-Clause
*/
#include "driver/spi.h"
#include "driver/gpio.h"
#include "arch.h"
#include <avr/io.h>
signed char SPI::setup()
{
// configure SS as output to avoid unintened switches to slave mode
gpio.output(GPIO::pb2, 0);
// TODO configure MOSI and SCK as output
// up to 1 MHz SPI clock
#if F_CPU == 16000000UL
SPCR = _BV(SPE) | _BV(MSTR) | _BV(SPR0);
#elif F_CPU == 8000000UL
SPCR = _BV(SPE) | _BV(MSTR) | _BV(SPR0);
#else
SPCR = _BV(SPE) | _BV(MSTR);
#endif
}
signed char SPI::xmit(
unsigned char tx_len, unsigned char *tx_buf,
unsigned char rx_len, unsigned char *rx_buf)
{
unsigned char i = 0;
while ((i < tx_len) || (i < rx_len)) {
if (i < tx_len) {
SPDR = tx_buf[i];
} else {
SPDR = 0;
}
while (!(SPSR & _BV(SPIF))) ;
if (i < rx_len) {
rx_buf[i] = SPDR;
}
i++;
}
return 0;
}
SPI spi;
|