diff options
author | Birte Kristina Friesel <derf@finalrewind.org> | 2024-01-27 20:36:05 +0100 |
---|---|---|
committer | Birte Kristina Friesel <derf@finalrewind.org> | 2024-01-27 20:36:05 +0100 |
commit | 1e5c3ee7f286583e0af655c0bd251013ff90fa5f (patch) | |
tree | e43188b092888cdf2cf97378e4032c9d3cced7ce /src/arch/msp430fr5994lp/driver | |
parent | ed1ab10711cf4eb9eb7a6ca0c17ff7239322f3fd (diff) |
MSP430FR5994: support DMX on eUSCI_A1 and eUSCI_A2 as well
Diffstat (limited to 'src/arch/msp430fr5994lp/driver')
-rw-r--r-- | src/arch/msp430fr5994lp/driver/dmx1.cc | 62 | ||||
-rw-r--r-- | src/arch/msp430fr5994lp/driver/dmx2.cc | 62 | ||||
-rw-r--r-- | src/arch/msp430fr5994lp/driver/dmx3.cc (renamed from src/arch/msp430fr5994lp/driver/dmx.cc) | 16 |
3 files changed, 130 insertions, 10 deletions
diff --git a/src/arch/msp430fr5994lp/driver/dmx1.cc b/src/arch/msp430fr5994lp/driver/dmx1.cc new file mode 100644 index 0000000..cad965b --- /dev/null +++ b/src/arch/msp430fr5994lp/driver/dmx1.cc @@ -0,0 +1,62 @@ +/* + * Copyright 2022 Birte Kristina Friesel + * + * SPDX-License-Identifier: BSD-2-Clause + */ +#include <msp430.h> +#include "arch.h" +#include "driver/dmx1.h" +#include "driver/gpio.h" + +/* + * Baud rate calculation according to datasheet: + * N := f_{BRCLK} / Baudrate = F_CPU / 115200 in our case + * if N <= 16: OS16 = 0, UCBR0 = int(N) + * if N > 16: OS16 = 1, UCBR0 = int(N/16), UCBRF0 = int(((n/16) - int(n/16)) * 16) = int(N)%16 + * Set UCBRS0 according to table 21-4 + */ + +void DMX1::setup() +{ + UCA1CTLW0 |= UCSWRST; +#if F_CPU == 16000000UL + // 16M / 250000 == 64 -> UCOS16 = 1, UCBR0 = 4, UCBRF0 = 0, UCBRS0 = 0x00 + UCA1CTLW0 = UCSWRST | UCSPB | UCSSEL__SMCLK; // MSB first, 8 data bits, 2 stop bits + UCA1MCTLW = UCOS16; + UCA1BR0 = 4; +#else +#error Unsupported F_CPU +#endif + + UCA1IRCTL = 0; + UCA1ABCTL = 0; + + P2SEL0 &= ~BIT5; + P2SEL1 |= BIT5; + P2DIR |= BIT5; + + UCA1CTLW0 &= ~UCSWRST; +} + +void DMX1::write() +{ + // Disable UART for reset and mark signals + UCA1CTLW0 |= UCSWRST; + P2SEL1 &= ~BIT5; + gpio.output(GPIO::p2_5, 0); + arch.delay_us(88); // break / reset + gpio.output(GPIO::p2_5, 1); + arch.delay_us(8); // mark + P2SEL1 |= BIT5; + UCA1CTLW0 &= ~UCSWRST; // causes line to go high + for (unsigned short i = 0; i < num_frames; i++) { + while (!(UCA1IFG & UCTXIFG)); + UCA1TXBUF = frames[i]; + } + for (unsigned short i = 0; i < 258 - num_frames; i++) { + while (!(UCA1IFG & UCTXIFG)); + UCA1TXBUF = 0; + } +} + +DMX1 dmx1; diff --git a/src/arch/msp430fr5994lp/driver/dmx2.cc b/src/arch/msp430fr5994lp/driver/dmx2.cc new file mode 100644 index 0000000..e7d7766 --- /dev/null +++ b/src/arch/msp430fr5994lp/driver/dmx2.cc @@ -0,0 +1,62 @@ +/* + * Copyright 2022 Birte Kristina Friesel + * + * SPDX-License-Identifier: BSD-2-Clause + */ +#include <msp430.h> +#include "arch.h" +#include "driver/dmx2.h" +#include "driver/gpio.h" + +/* + * Baud rate calculation according to datasheet: + * N := f_{BRCLK} / Baudrate = F_CPU / 115200 in our case + * if N <= 16: OS16 = 0, UCBR0 = int(N) + * if N > 16: OS16 = 1, UCBR0 = int(N/16), UCBRF0 = int(((n/16) - int(n/16)) * 16) = int(N)%16 + * Set UCBRS0 according to table 21-4 + */ + +void DMX2::setup() +{ + UCA2CTLW0 |= UCSWRST; +#if F_CPU == 16000000UL + // 16M / 250000 == 64 -> UCOS16 = 1, UCBR0 = 4, UCBRF0 = 0, UCBRS0 = 0x00 + UCA2CTLW0 = UCSWRST | UCSPB | UCSSEL__SMCLK; // MSB first, 8 data bits, 2 stop bits + UCA2MCTLW = UCOS16; + UCA2BR0 = 4; +#else +#error Unsupported F_CPU +#endif + + UCA2IRCTL = 0; + UCA2ABCTL = 0; + + P5SEL0 |= BIT4; + P5SEL1 &= ~BIT4; + P5DIR |= BIT4; + + UCA2CTLW0 &= ~UCSWRST; +} + +void DMX2::write() +{ + // Disable UART for reset and mark signals + UCA2CTLW0 |= UCSWRST; + P5SEL0 &= ~BIT4; + gpio.output(GPIO::p5_4, 0); + arch.delay_us(88); // break / reset + gpio.output(GPIO::p5_4, 1); + arch.delay_us(8); // mark + P5SEL0 |= BIT4; + UCA2CTLW0 &= ~UCSWRST; // causes line to go high + for (unsigned short i = 0; i < num_frames; i++) { + while (!(UCA2IFG & UCTXIFG)); + UCA2TXBUF = frames[i]; + } + for (unsigned short i = 0; i < 258 - num_frames; i++) { + while (!(UCA2IFG & UCTXIFG)); + UCA2TXBUF = 0; + } +} + +DMX2 dmx2; diff --git a/src/arch/msp430fr5994lp/driver/dmx.cc b/src/arch/msp430fr5994lp/driver/dmx3.cc index 3fc52bf..a401fff 100644 --- a/src/arch/msp430fr5994lp/driver/dmx.cc +++ b/src/arch/msp430fr5994lp/driver/dmx3.cc @@ -5,7 +5,7 @@ */ #include <msp430.h> #include "arch.h" -#include "driver/dmx.h" +#include "driver/dmx3.h" #include "driver/gpio.h" /* @@ -16,7 +16,7 @@ * Set UCBRS0 according to table 21-4 */ -void DMX::setup() +void DMX3::setup() { UCA3CTLW0 |= UCSWRST; #if F_CPU == 16000000UL @@ -38,7 +38,7 @@ void DMX::setup() UCA3CTLW0 &= ~UCSWRST; } -void DMX::write() +void DMX3::write() { // Disable UART for reset and mark signals UCA3CTLW0 |= UCSWRST; @@ -49,18 +49,14 @@ void DMX::write() arch.delay_us(8); // mark P6SEL0 |= BIT0; UCA3CTLW0 &= ~UCSWRST; // causes line to go high - for (unsigned char i = 0; i < 16; i++) { + for (unsigned short i = 0; i < num_frames; i++) { while (!(UCA3IFG & UCTXIFG)); UCA3TXBUF = frames[i]; } - for (unsigned char i = 0; i < 241; i++) { - while (!(UCA3IFG & UCTXIFG)); - UCA3TXBUF = 0; - } - for (unsigned char i = 0; i < 255; i++) { + for (unsigned short i = 0; i < 258 - num_frames; i++) { while (!(UCA3IFG & UCTXIFG)); UCA3TXBUF = 0; } } -DMX dmx; +DMX3 dmx3; |